

# 4-Channel, LVDS, Dual-Output, Laser Diode Driver with Oscillator

### **Data Sheet**

# AD9665

### **FEATURES**

- Dual, current-controlled output current sources with 4 input channels
- TTL-selectable output
- Stable on-chip oscillators with independent frequency and amplitude control
- TTL- or LVDS-selectable write channel enables negative logic Independent TTL oscillator enables positive logic
- 170 mA minimum output current for the read channel
- 510 mA minimum output current for Write Channel 1
- 330 mA minimum output current for Write Channel 2
- 165 mA minimum output current for Write Channel 3
- 950 mA typical total output current
- Typical rise time/fall time of 0.8 ns
- Low power consumption
- Single 5 V power supply (±10%)

### APPLICATIONS

DVD-R, DVD+R, DVD-RW, DVD+RW, DVD-RAM supercombo drives Magneto-optical (MO) drives Laser diode current switching OTDR laser drivers

### **GENERAL DESCRIPTION**

The AD9665 is a laser diode driver for high performance CD-RW and DVD recordable drives. It includes four channels for four different optical power levels: the read channel generates a continuous output power level, whereas Channel 1, Channel 2, and Channel 3 can be used as write channels that can be controlled with an LVDS or TTL interface. The WxDIS and RDIS pins are active low logic. The OSCEN pin is controlled by an active high TTL signal. All active channels are summed at the output where Write Channel 1 can contribute at least 325 mA output current, and Write Channel 2 and Write Channel 3 can contribute at least 250 mA and 150 mA, respectively. The level of the output current is set by an external resistor, which converts this voltage into a current at the WxSET pin.

An on-chip oscillator is provided to allow output current modulation and to reduce laser-mode hopping. Four external resistors permit the setting of two distinct values for the frequency and swing of the oscillator. The oscillator can output up to 100 mA p-p of current (push-pull oscillator) with a frequency range of 200 MHz to 500 MHz.

#### Rev. F

**Document Feedback** 

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1. 4-Channel, LVDS, Laser Driver Block Diagram



Figure 2. 4-Channel, LVDS, Laser Driver Pin Configuration, See Table 3

## TABLE OF CONTENTS

| Features 1                          | L |
|-------------------------------------|---|
| Applications 1                      | L |
| General Description 1               | L |
| Functional Block Diagram 1          | L |
| Revision History 2                  | 2 |
| Specifications                      | 3 |
| Absolute Maximum Ratings5           | 5 |
| ESD Caution                         | 5 |
| Typical Performance Characteristics | 5 |
| Logic Table 8                       | 3 |
| Applications Information            | ) |

### 

### **REVISION HISTORY**

| Throughout |
|------------|
|            |
| 6          |
| 7          |
|            |
|            |

8/10—Revision E: Initial Version

## **SPECIFICATIONS**

At 25°C,  $V_{DD} = 5$  V, ENABLE = 1, OSCEN = 0,  $F_{ADJ} = 6.81$  k $\Omega$ ,  $A_{ADJ} = 5.76$  k $\Omega$ ,  $V_{OUT} = 2.5$  V,  $I_{OUT} = 50$  mA (Read),  $\overline{RDIS} = 0$ , unless otherwise specified.

#### Table 1.

| Parameter                                                        | Conditions                                                                                                             | Min  | Тур  | Max  | Unit   |
|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|------|------|--------|
| LASER AMPLIFIER                                                  |                                                                                                                        |      |      |      |        |
| Output Current Read Channel                                      | Output is sourcing, $I_{IN} = 2 \text{ mA}$                                                                            | 170  | 190  |      | mA     |
|                                                                  | Output is sourcing, $V_{OUT} = 3.5 \text{ V}$ , $I_{IN} = 2 \text{ mA}$                                                | 150  | 170  |      | mA     |
| Output Current Write Channel 1                                   | Output is sourcing, $I_{IN} = 2 \text{ mA}$                                                                            | 510  | 540  |      | mA     |
|                                                                  | Output is sourcing, $V_{OUT} = 3.5 \text{ V}$ , $I_{IN} = 2 \text{ mA}$                                                | 450  | 480  |      | mA     |
| Output Current Write Channel 2                                   | Output is sourcing, $I_{IN} = 2 \text{ mA}$                                                                            | 330  | 360  |      | mA     |
|                                                                  | Output is sourcing, $V_{OUT} = 3.5 \text{ V}$ , $I_{IN} = 2 \text{ mA}$                                                | 290  | 320  |      | mA     |
| Output Current Write Channel 3                                   | Output is sourcing, $I_{IN} = 2 \text{ mA}$                                                                            | 165  | 185  |      | mA     |
|                                                                  | Output is sourcing, $V_{OUT} = 3.5 \text{ V}$ , $I_{IN} = 2 \text{ mA}$                                                | 145  | 165  |      | mA     |
| Total Output Current (See Figure 11)                             | All channels sourcing, $I_{IN} = 1.45 \text{ mA}$                                                                      | 875  | 950  |      | mA     |
|                                                                  | All channels sourcing, $V_{OUT} = 3.5 \text{ V}$ , $I_{IN} = 1.45 \text{ mA}$                                          | 775  | 850  |      | mA     |
| Output Current Linearity Error                                   | Read channel or Write Channel 3 <sup>1</sup>                                                                           | -1.5 | ±0.4 | +1.5 | %      |
|                                                                  | Write Channel 1 <sup>2</sup> or Write Channel 2 <sup>3</sup>                                                           | -1.0 | ±0.2 | +1.0 | %      |
|                                                                  | Write Channel 1, $V_{OUT} = 3.5 \text{ V}$ , $I_{IN} = 2 \text{ mA}^4$                                                 | -15  | -9   |      | %      |
| Best-Fit Current Gain                                            | Read channel <sup>1</sup>                                                                                              | 85   | 105  | 115  | mA/m   |
|                                                                  | Write Channel 1 <sup>2</sup>                                                                                           | 265  | 300  | 335  | mA/m   |
|                                                                  | Write Channel 2 <sup>3</sup>                                                                                           | 165  | 200  | 225  | mA/m   |
|                                                                  | Write Channel 3 <sup>1</sup>                                                                                           | 80   | 100  | 110  | mA/m   |
| Best-Fit Current Offset                                          | Read channel or Write Channel 3 <sup>1</sup>                                                                           | -7   | -2   | +4   | mA     |
|                                                                  | Write Channel 1 <sup>2</sup>                                                                                           | -17  | -3   | +11  | mA     |
|                                                                  | Write Channel 2 <sup>3</sup>                                                                                           | -11  | -1   | +8   | mA     |
| I <sub>IN</sub> Input Impedance (R <sub>IN</sub> ), All Channels | $R_{IN}$ to GND, $I_{OUT} = 0$ mA                                                                                      | 140  | 200  | 260  | Ω      |
| I <sub>out</sub> Current Output Noise                            | f = 300  MHz                                                                                                           | 0-1  | 100  | 200  | pA/√H  |
| lour Supply Sensitivity, (PSRR) Read Mode                        | $V_{DD} = 5 V \pm 10\%$                                                                                                |      | 3.5  |      | %/V    |
| lour Supply Sensitivity, (PSRR) Write Mode                       | $I_{OUT} = 100 \text{ mA}$ , 50 mA read channel,                                                                       |      | 3.5  |      | %/V    |
| ion supply sensitivity, (i sint) while mode                      | 50 mA any write channel, $V_{DD} = 5 V \pm 10\%$                                                                       |      | 5.5  |      | 707 V  |
| lout Temperature Sensitivity, Read Mode                          |                                                                                                                        |      | 175  |      | ppm/°  |
| lout Temperature Sensitivity, Write Mode                         | $I_{OUT} = 100 \text{ mA}$ (50 mA read channel, 50 mA Write Channel 1)                                                 |      | 150  |      | ppm/°  |
|                                                                  | $I_{OUT} = 100 \text{ mA}$ (50 mA read channel, 50 mA Write Channel 2)                                                 |      | 390  |      | ppm/°  |
|                                                                  | $I_{OUT} = 100 \text{ mA}$ (50 mA read channel, 50 mA Write Channel 3)                                                 |      | 350  |      | ppm/°  |
| ASER AMPLIFIER AC SPECIFICATIONS                                 |                                                                                                                        |      |      |      |        |
| Write Rise Time                                                  | $I_{OUT} = 50 \text{ mA}$ (read channel), 150 mA (Write Channel 1) <sup>5</sup>                                        |      | 0.75 | 0.95 | ns     |
|                                                                  | $I_{\text{OUT}}$ = 65 mA (read channel), 375 mA (Write Channel 1), $V_{\text{DD}}$ = 5 V, $V_{\text{OUT}}$ = 3.5 $V^6$ |      | 0.8  | 1.3  | ns     |
|                                                                  | $I_{OUT} = 50 \text{ mA}$ (read channel), 100 mA (Write Channel 2) <sup>5</sup>                                        |      | 0.6  | 0.8  | ns     |
|                                                                  | $I_{OUT} = 50 \text{ mA}$ (read channel), 50 mA (Write Channel 3) <sup>5</sup>                                         |      | 0.55 | 0.75 | ns     |
| Write Fall Time                                                  | $I_{OUT} = 50 \text{ mA}$ (read channel), 150 mA (Write Channel 1) <sup>7</sup>                                        |      | 0.55 | 0.75 | ns     |
|                                                                  | $I_{OUT}$ = 65 mA (read channel), 375 mA (Write Channel 1), $V_{DD}$ = 5 V, $V_{OUT}$ = 3.5 $V^8$                      |      | 0.4  | 0.6  | ns     |
|                                                                  | $I_{OUT} = 50 \text{ mA}$ (read channel), 100 mA (Write Channel 2) <sup>7</sup>                                        |      | 0.55 | 0.75 | ns     |
|                                                                  | $I_{OUT} = 50 \text{ mA}$ (read channel), 50 mA (Write Channel 3) <sup>7</sup>                                         |      | 0.45 | 0.65 | ns     |
| lout ON Propagation Delay (LVDS Mode)                            | Logic at 50% of final value to $I_{OUT}$ at 50% of final value                                                         |      | 5.2  |      | ns     |
| lour OFF Propagation Delay (LVDS Mode)                           | Logic at 50% of final value to $I_{OUT}$ at 50% of final value                                                         |      | 6.3  |      | ns     |
| Disable Time                                                     | ENABLE 50% H-L to $I_{OUT}$ at 50% of final value                                                                      |      | 3.8  |      | ns     |
| Enable Time                                                      | ENABLE 50% L-H to lout at 50% of final value                                                                           |      | 5.5  |      | ns     |
| Output Switching Time                                            | OUTSEL 50% to lout at 50% of final value                                                                               |      | 3    |      | ns     |
| OSCILLATOR SPECIFICATIONS                                        |                                                                                                                        |      |      |      |        |
| Oscillator Frequency                                             | OSCEN = 1                                                                                                              | 280  | 315  | 340  | MHz    |
| Oscillator Amplitude                                             | OSCEN = 1                                                                                                              |      | 50   |      | mA p-  |
| Oscillator Temperature Coefficient                               | Oscillator amplitude, OSCEN = 1                                                                                        |      | 60   |      | μA p-p |
|                                                                  | Oscillator frequency, OSCEN = 1                                                                                        |      | 195  |      | kHz/°C |

| Parameter                                                                                 | Condition                                                   | IS                                                          |      |                     |                     |                     | Min | Тур | Max | Unit |
|-------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|------|---------------------|---------------------|---------------------|-----|-----|-----|------|
| Disable Time Oscillator                                                                   | OSCEN 50% H-L to $I_{OUT}$ at 50% of final value, OSCEN = 1 |                                                             |      |                     |                     |                     |     | 2   |     | ns   |
| Enable Time Oscillator                                                                    | OSCEN 50                                                    | OSCEN 50% L-H to $I_{OUT}$ at 50% of final value, OSCEN = 1 |      |                     |                     |                     |     | 4   |     | ns   |
| LOGIC SPECIFICATIONS                                                                      |                                                             |                                                             |      |                     |                     |                     |     |     |     |      |
| INS = 1 (LVDS Mode)                                                                       |                                                             |                                                             |      |                     |                     |                     |     |     |     |      |
| Minimum Differential Input Voltage                                                        | Magnitude                                                   | 2                                                           |      |                     |                     |                     | 100 |     |     | mV   |
| Maximum Differential Input Voltage                                                        | Magnitude                                                   | 2                                                           |      |                     |                     |                     |     |     | 600 | mV   |
| Valid Input Voltage                                                                       | Relative to                                                 | GND                                                         |      |                     |                     |                     | 0   |     | 2.4 | V    |
| OUTEN                                                                                     |                                                             |                                                             |      |                     |                     |                     |     |     |     |      |
| Logic HI Threshold                                                                        | Temperatu                                                   | ure stabilize                                               | ed   |                     |                     |                     | 2.0 |     |     | V    |
| Logic LO Threshold                                                                        | Temperatu                                                   | ure stabilize                                               | ed   |                     |                     |                     |     |     | 0.8 | V    |
| SUPPLY CURRENT <sup>9</sup>                                                               | ENABLE                                                      | OSCEN                                                       | RDIS | W1DIS <sup>10</sup> | W2DIS <sup>10</sup> | W3DIS <sup>10</sup> |     |     |     |      |
| INS = 1 (LVDS Mode)                                                                       |                                                             |                                                             |      |                     |                     |                     | 1   |     |     |      |
| Power Down                                                                                | 0                                                           | 0                                                           | 1    | 1                   | 1                   | 1                   |     | 8.6 |     | mA   |
| Inputs Disabled, Read Enabled                                                             | 1                                                           | 0                                                           | 0    | 1                   | 1                   | 1                   |     | 26  |     | mA   |
| Inputs Disabled, Oscillator Enabled                                                       | 1                                                           | 1                                                           | 1    | 1                   | 1                   | 1                   |     | 46  |     | mA   |
| Read Mode, Oscillator Enabled <sup>11</sup>                                               | 1                                                           | 1                                                           | 0    | 1                   | 1                   | 1                   |     | 54  |     | mA   |
| $I_{OUT} = 50 \text{ mA}$                                                                 |                                                             |                                                             |      |                     |                     |                     |     |     |     |      |
| Write Mode <sup>11</sup>                                                                  | 1                                                           | 0                                                           | 1    | 0                   | 0                   | 0                   |     | 49  |     | mA   |
| l <sub>ouт</sub> = 150 mA (50 mA Write<br>Channel 1, Write Channel 2,<br>Write Channel 3) |                                                             |                                                             |      |                     |                     |                     |     |     |     |      |
| INS = 0 (TTL Mode)                                                                        |                                                             |                                                             |      |                     |                     |                     |     |     |     |      |
| Power-Down                                                                                | 0                                                           | 0                                                           | 1    | 1                   | 1                   | 1                   |     | 9.5 |     | mA   |
| Inputs Disabled, Read Enabled                                                             | 1                                                           | 0                                                           | 0    | 1                   | 1                   | 1                   |     | 23  |     | mA   |
| Inputs Disabled, Oscillator Enabled                                                       | 1                                                           | 1                                                           | 1    | 1                   | 1                   | 1                   |     | 43  |     | mA   |
| Read Mode, Oscillator Enabled <sup>11</sup>                                               | 1                                                           | 1                                                           | 0    | 1                   | 1                   | 1                   |     | 51  |     | mA   |
| $I_{OUT} = 50 \text{ mA}$                                                                 |                                                             |                                                             |      |                     |                     |                     |     |     |     |      |
| Write Mode <sup>11</sup>                                                                  | 1                                                           | 0                                                           | 1    | 0                   | 0                   | 0                   |     | 43  |     | mA   |
| l <sub>out</sub> = 150 mA (50 mA Write<br>Channel 1, Write Channel 2,<br>Write Channel 3) |                                                             |                                                             |      |                     |                     |                     |     |     |     |      |
| OPERATING CONDITIONS                                                                      |                                                             |                                                             |      | •                   | •                   | •                   |     |     |     |      |
| Supply Voltage Range                                                                      |                                                             |                                                             |      |                     |                     |                     | 4.5 |     | 5.5 | v    |
| Operating Temperature Range                                                               |                                                             |                                                             |      |                     |                     |                     | -25 |     | +85 | °C   |

<sup>1</sup> Output linearity, offset current, and gain are calculated using the best-fit method at 30 mA, 60 mA, and 90 mA. The transfer function is  $I_{OUT} = (I_{IN} \times GAIN) + I_{OS}$ . <sup>2</sup> Output linearity, offset current, and gain are calculated using the best-fit method at 90 mA, 120 mA, and 150 mA. The transfer function is  $I_{OUT} = (I_{IN} \times GAIN) + I_{OS}$ . <sup>3</sup> Output linearity, offset current, and gain are calculated using the best-fit method at 60 mA, 90 mA, and 120 mA. The transfer function is  $I_{OUT} = (I_{IN} \times GAIN) + I_{OS}$ .  $^4$  Output linearity is calculated using the best-fit method, which is calculated at 90 mA, 120 mA, and 150 mA, extrapolated to I<sub>N</sub> = 2 mA.

<sup>5</sup> Measured electrically from 10% to 90% of final value. Sharp Diode—GH06550B2B (see Figure 14).

<sup>6</sup> Measured electrically from 10% to 90% of final value. Mitsubishi Diode—ML101J26.  $R_L = 0.66 \Omega$  (see Figure 14).

<sup>7</sup> Measured electrically from 90% to 10% of final value. Sharp Diode—GH06550B2B (see Figure 14). <sup>8</sup> Measured electrically from 90% to 10% of final value. Mitsubishi Diode—ML101J26.  $R_L = 0.66 \Omega$  (see Figure 14).

<sup>9</sup> See the Shutdown Supply Current Variation section for more information.

<sup>10</sup> WxDIS = 0 means channel is off regardless of mode: TTL or LVDS (see Table 3). WxDIS = 1 means channel is on regardless of mode: TTL or LVDS (see Table 3). <sup>11</sup> The value specified does not include the output current.

## **ABSOLUTE MAXIMUM RATINGS**

#### Table 2.

| 1                                        |                            |
|------------------------------------------|----------------------------|
| Parameter                                | Range                      |
| Supply Voltage (+V <sub>DD</sub> )       |                            |
| Pins 10, 11, 17, 23, 32                  | 6 V                        |
| Input Pins                               |                            |
| Pins 12, 13, 14, 15                      | 2.2 mA                     |
| Pins 1, 2, 5, 6, 7, 8, 9, 16, 24, 29, 30 | -0.8 V to +V <sub>DD</sub> |
| Internal Power Dissipation <sup>1</sup>  |                            |
| 5 mm × 5 mm, 32-Lead, Pad-Up LFCSP       | 2 W                        |
| Operating Temperature Range              | –25°C to +85°C             |
| Storage Temperature Range                | –65°C to +150°C            |

<sup>1</sup> Power dissipation is specified on semistandard 4-layer board.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

5269-012

600

## **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 5. IOUT Current Noise vs. Frequency



FIFTH HARMONIC

200

300

FREQUENCY (MHz)

Figure 8. Oscillator Distortion vs. Frequency

400

500

-70

\_80 \_\_\_\_\_ 100

### **Data Sheet**







Figure 10. Output Current vs. Input Current for Each Channel,  $V_{OUT} = 2.5 V$ 





330









Figure 14. Electrical LVDS Pulse Response Schematic

## AD9665

## LOGIC TABLE

Table 3.

| ENABLE                       | OUTSEL | OSCEN | INS                        | RDIS | W1DIS | W1DISN    | W2DIS | W2DISN         | W3DIS     | W3DISN | OSC | LD1                                                                                          | LD2                                                                                             |
|------------------------------|--------|-------|----------------------------|------|-------|-----------|-------|----------------|-----------|--------|-----|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| L                            | x      | x     | x                          | x    | x     | x         | х     | x              | х         | x      | х   | OFF                                                                                          | OFF                                                                                             |
| н                            | L      | L     | L                          | L    | н     | x         | н     | x              | н         | x      | OFF | OFF                                                                                          | I <sub>RSET</sub> × 100mA/mA                                                                    |
| н                            | L      | н     | L                          | L    | н     | x         | н     | x              | н         | x      | ON  | OFF                                                                                          | I <sub>RSET</sub> × 100mA/mA +<br>I <sub>OSC</sub> (F <sub>ADJ2</sub> + A <sub>ADJ2</sub> )     |
| н                            | L      | н     | L                          | н    | L     | x         | н     | x              | н         | x      | ON  | OFF                                                                                          | I <sub>W1SET</sub> ×<br>300mA/mA +<br>I <sub>OSC</sub> (F <sub>ADJ2</sub> + A <sub>ADJ2</sub> ) |
| н                            | L      | Н     | L                          | н    | н     | x         | L     | x              | Н         | x      | ON  | OFF                                                                                          | $I_{W2SET} \times 200mA/mA + I_{OSC}(F_{ADJ2} + A_{ADJ2})$                                      |
| н                            | L      | н     | L                          | н    | н     | x         | н     | x              | L         | x      | ON  | OFF                                                                                          | $I_{W3SET} \times 100$ mA/mA +<br>$I_{OSC}(F_{ADJ2} + A_{ADJ2})$                                |
| н                            | L      | н     | L                          | н    | н     | x         | н     | x              | н         | x      | ON  | OFF                                                                                          | I <sub>OSC</sub> (F <sub>ADJ2</sub> + A <sub>ADJ2</sub> )<br>(NOT RECOMMENDED)                  |
| н                            | L      | L     | н                          | L    | н     | L         | н     | L              | н         | L      | OFF | OFF                                                                                          | I <sub>RSET</sub> × 100mA/mA                                                                    |
| н                            | L      | н     | Н                          | L    | н     | L         | Н     | L              | Н         | L      | ON  | OFF                                                                                          | I <sub>RSET</sub> × 100mA/mA +<br>I <sub>OSC</sub> (F <sub>ADJ2</sub> + A <sub>ADJ2</sub> )     |
| н                            | L      | н     | н                          | н    | L     | н         | н     | L              | н         | L      | ON  | OFF                                                                                          | I <sub>W1SET</sub> ×<br>300mA/mA +<br>I <sub>OSC</sub> (F <sub>ADJ2</sub> + A <sub>ADJ2</sub> ) |
| н                            | L      | н     | н                          | н    | н     | L         | L     | Н              | н         | L      | ON  | OFF                                                                                          | $I_{W2SET} \times 200mA/mA + I_{OSC}(F_{ADJ2} + A_{ADJ2})$                                      |
| н                            | L      | н     | н                          | н    | н     | L         | н     | L              | L         | н      | ON  | OFF                                                                                          | I <sub>W3SET</sub> × 100mA/mA +<br>I <sub>OSC</sub> (F <sub>ADJ2</sub> + A <sub>ADJ2</sub> )    |
| н                            | L      | н     | н                          | н    | н     | x         | н     | x              | н         | x      | ON  | OFF                                                                                          | I <sub>OSC</sub> (F <sub>ADJ2</sub> + A <sub>ADJ2</sub> )<br>(NOT RECOMMENDED)                  |
| н                            | н      | L     | L                          | L    | н     | x         | н     | x              | н         | x      | OFF | $I_{RSET} \times 100 \text{mA/mA}$                                                           | OFF                                                                                             |
| н                            | н      | н     | L                          | L    | н     | x         | н     | x              | н         | x      | ON  | $I_{RSET} \times 100$ mA/mA +<br>$I_{OSC}(F_{ADJ1} + A_{ADJ1})$                              | OFF                                                                                             |
| н                            | н      | н     | L                          | н    | L     | x         | н     | x              | н         | x      | ON  | $I_{W1SET} 	imes 300$ mA/mA +<br>$I_{OSC}(F_{ADJ1} + A_{ADJ1})$                              | OFF                                                                                             |
| н                            | н      | н     | L                          | н    | н     | x         | L     | x              | н         | x      | ON  | $I_{W2SET} \times 200$ mA/mA +<br>$I_{OSC}(F_{ADJ1} + A_{ADJ1})$                             | OFF                                                                                             |
| н                            | н      | н     | L                          | н    | н     | x         | Н     | x              | L         | x      | ON  | I <sub>W3SET</sub> × 100mA/mA +<br>I <sub>OSC</sub> (F <sub>ADJ1</sub> + A <sub>ADJ1</sub> ) | OFF                                                                                             |
| н                            | н      | н     | L                          | н    | н     | x         | н     | x              | н         | x      | ON  | I <sub>OSC</sub> (F <sub>ADJ1</sub> + A <sub>ADJ1</sub> )<br>(NOT RECOMMENDED)               | OFF                                                                                             |
| н                            | н      | L     | н                          | L    | н     | L         | н     | L              | н         | L      | OFF | I <sub>RSET</sub> × 100mA/mA                                                                 | OFF                                                                                             |
| н                            | н      | н     | н                          | L    | н     | L         | н     | L              | н         | L      | ON  | I <sub>RSET</sub> × 100mA/mA +<br>I <sub>OSC</sub> (F <sub>ADJ1</sub> + A <sub>ADJ1</sub> )  | OFF                                                                                             |
| н                            | н      | н     | н                          | н    | L     | н         | н     | L              | н         | L      | ON  | $I_{W1SET} \times 300$ mA/mA +<br>$I_{OSC}(F_{ADJ1} + A_{ADJ1})$                             | OFF                                                                                             |
| н                            | н      | н     | н                          | н    | н     | L         | L     | н              | н         | L      | ON  | $I_{W2SET} \times 200$ mA/mA +<br>$I_{OSC}(F_{ADJ1} + A_{ADJ1})$                             | OFF                                                                                             |
| н                            | н      | н     | н                          | н    | н     | L         | н     | L              | L         | н      | ON  | $I_{W3SET} \times 100$ mA/mA +<br>$I_{OSC}(F_{ADJ1} + A_{ADJ1})$                             | OFF                                                                                             |
| н                            | н      | н     | н                          | н    | н     | L         | н     | L              | н         | L      | ON  | I <sub>OSC</sub> (F <sub>ADJ1</sub> + A <sub>ADJ1</sub> )<br>(NOT RECOMMENDED)               | OFF                                                                                             |
| OUTSEL<br>H = LD1<br>L = LD2 | OUTPUT |       | INS<br>H = LVDS<br>L = TTL | 6    |       | ILLATOR C |       | TTL<br>USE LVD | S + INPUT |        |     |                                                                                              |                                                                                                 |

05269-051

## **APPLICATIONS INFORMATION**

The AD9665 uses the current at one or more of its four inputs, RSET, W1SET, W2SET, and W3SET, and generates an output current proportional to the sum of the input currents. The read channel has a typical gain of 105 mA/mA, Write Channel 1 has a typical gain of 300 mA/mA, Write Channel 2 has a typical gain of 200 mA/mA, and Write Channel 3 has a typical gain of 100 mA/mA. The input impedance of all the channels is typically 200  $\Omega$ . In most cases, a voltage output DAC can be used to drive these channels. In this case, a series resistance should be placed between each of the DAC channels and the respective input on the AD9665. These resistances should be selected to scale the desired maximum output current for each channel with an appropriate voltage from the DAC without excessively loading it.

### **BOARD LAYOUT**

Due to the fast rise and fall time (<1 ns) required for the operation of high speed drives, trace lengths carrying high speed signals, such as  $\overline{\text{RDIS}}$ , W1DIS, W2DIS, and W3DIS, and the output current should be kept as short as possible to minimize series inductance. A decoupling capacitor should be located near each  $V_{DD}$  pin, and the ground return for the cathode of the laser diode should be kept as short as possible.

An S11 measurement of a piece of flexible printed circuit board (FPC) can show the inductance associated with that section of the FPC. In Table 4, an S11 measurement of two different pieces of a 19 mm (0.75 in) FPC was taken. The first piece is a single layer of an FPC with 0.5 ounce copper and 25.4 micron (1 mil) thick Kapton<sup>®</sup> and coverlay. The second piece is an FPC with 2 layers of 0.5 ounce copper and 25.4 micron (1 mil) thick Kapton and coverlay.

#### Table 4. Inductance of FPC

| S11              | L, nH @ 10 MHz | L, nH @ 300 MHz |
|------------------|----------------|-----------------|
| Single-layer FPC | 8.8            | 8.5             |
| Double-layer FPC | 4.3            | 4.2             |

As indicated by the measurement results, using two layers of copper in an FPC can reduce inductance by over 50%. Using the basic circuit equation

$$V = L \frac{di}{dt}$$

it can be seen that increasing the amplitude of a current step increases the voltage drop across the inductor. For example, on the single-layer FPC, a 200 mA pulse with a rise time of 1 ns generates a voltage drop of 1.86 V, assuming an additional 0.5 nH of inductance due to the laser diode itself. Increase this current to 250 mA, and the voltage drop is greater than 2.3 V. Add this to the ~2 V of operating voltage that is required for the laser diode, and voltage headroom can become a problem if operating on a 5 V supply. Because the di/dt term seems to be a system requirement, L is the only contributor that can be changed when trying to reduce the voltage drop. Decreasing the inductance of the FPC can be done by either making the trace wider or by making it shorter. Because the distance from the laser diode driver (LDD) to the laser diode is fixed, using a wider trace is the only option. This can be accomplished by changing from a single-layer FPC design to a double-layer FPC design. This additional layer allows the full width of the FPC from the LDD to the laser diode to be used for the drive current, while the bottom layer can be used entirely for the return path (see Figure 15).



Figure 15. Single-Layer and Double-Layer Flexible Printed Circuit Boards

### **TEMPERATURE CONSIDERATIONS**

The AD9665 is available in a 32-lead LFCSP with an exposed heat pad on top of the package. Using a 4-layer JEDEC standard test board, the  $\theta_{JA}$  of this package was determined without any external heat sink attached to the exposed pad. This board is made of FR4, is 1.60 mm thick, and consists of four copper layers. The two internal layers are solid copper (1 oz/in<sup>2</sup> or 0.35 mm thick). The two surface layers (containing the component and back side traces) use 2 oz/in<sup>2</sup> (0.70 mm thick) of copper. This method of construction yields a  $\theta_{JA}$  for the AD9665 of approximately 110°C/W. An integrated circuit dissipating 500 mW and packaged in an LFCSP, while operating in an ambient environment of 85°C, would have an internal junction temperature of approximately 140°C.

#### $85^{\circ}C + 0.5 W \times 110^{\circ}C/W = 140^{\circ}C$

This junction temperature is within the maximum recommended operating junction temperature of 150°C. This can be improved by attaching an external heat sink to the exposed heat pad of the package. Of course, this is not a realistic method for mounting a laser diode driver in an optical storage device.

In an actual application, the laser diode driver would most likely be mounted to a flexible circuit board. The  $\theta_{JA}$  of a system

is highly dependent on the board layout, material, and heat sink. The user must consider these conditions carefully.

Some of the circuitry of the AD9665 can be used to monitor the internal junction temperature.

The AD9665 uses a combination of diodes and transistors to protect it from electrostatic discharge (ESD). All input pins have a diode between them and ground, with the anode connected to ground and the cathode connected to the particular input pin. The base-emitter junction of a PNP transistor is used for ESD protection for each pin to  $V_{DD}$ . The collector is electrically connected to the substrate of the die (see Figure 16). The base-emitter junction of this transistor can be used to monitor the internal die temperature of the IC.

Using a 10 V source at the enable pin to forward-bias the baseemitter junction and a 1 M $\Omega$  resistor to limit the current, a 2-point measurement can be used to calculate the junction temperature of the IC. Because the enable pin (ENABLE) needs to be high for normal operation, the AD9665 can be operated normally with the 10 V applied through the 1 M $\Omega$  resistor. For this experiment, V1 and V2 were measured between the ENABLE pin (Pin 16) and the closest V<sub>DD</sub> pin (Pin 17).



Figure 16. Junction Temperature Measurement Circuit

The most important aspect of measuring junction temperature on the AD9665 is that only one variable in the system is changed at a time. In this case, the only variable is the amount of power being dissipated by the AD9665. Therefore, the ambient temperature should be held constant. For example, to measure the junction temperature of the AD9665 while operating at 60°C ambient, the ambient temperature must be held constant for both the initial measurement, V1, and the final measurement, V2. This is true because of the relationship between temperature and V<sub>BE</sub>. For the process with which the AD9665 is fabricated, the change in V<sub>BE</sub> ( $\Delta$ V<sub>BE</sub>) is related to the die temperature by -1.9 mV/°C (note the negative coefficient). Therefore, die temperature is directly related to ambient temperature and the power dissipated. While the power to the AD9665 is disconnected, the AD9665 should be allowed to reach thermal equilibrium (at the desired ambient temperature). With all channels turned off such that  $I_{OUT} = 0$  mA, measure V1 as shown in Figure 16 (note the polarity).

The second point of the 2-point measurement is obtained when the AD9665 is operated under load, for example, while driving a laser. Before taking the measurement, the AD9665 must be allowed adequate time to reach a thermal equilibrium.

As seen in Figure 16, the AD9665 has a finite parasitic resistance (R<sub>s</sub>) between V<sub>DD</sub> (Pin 17) and the base of the PNP transistor. This resistance is typically 120 mΩ. Because the goal of the experiment is to measure  $\Delta V_{BE}$  of the transistor, the voltage drop across this resistance must be taken into account to get an accurate representation of the actual  $\Delta V_{BE}$ . This voltage drop varies depending on the output current of the AD9665 operating under load. Therefore, the actual supply current (I<sub>DD</sub>) must be measured for each measurement.

$$V_{DROP} = I_{DD} \times R_s$$

So the resulting  $\Delta V_{BE}$  can be found as

$$\Delta V_{BE} = (V2 + V_{DROP2}) - (V1 + V_{DROP1})$$

For increasing temperature, this result should be negative.

From  $\Delta V_{BE}$ , the final junction temperature is determined by

$$T_J = T_A + \frac{\Delta V_{BE}}{-1.9 \text{ mV/}^\circ \text{C}}$$

From the resulting temperature rise in addition to the measured power dissipation, the thermal resistance from the junction to ambient can be calculated as

$$P_D = V_{DD} \times I_{DD} - V_{LOAD} \times I_{LOAL}$$
$$\theta_{JA} = \frac{T_J - T_A}{P_D}$$

### SHUTDOWN SUPPLY CURRENT VARIATION

The AD9665 defaults to TTL input mode when the ENABLE pin is tied low (ENABLE = 0), regardless of the position of the INS pin. Because of this, there can be additional supply current due to the applied voltage on the read, write, or OSCEN enable pins, the cause of which is an inverter located on the TTL input ENABLE pins (see Figure 17).



Voltages close to GND or  $V_{\rm DD}$  are not sufficient to turn on both transistors. However, as voltages vary from these extremes, significant current can flow. Figure 18 shows how the power-down current varies with voltage applied on the read, write, or OSCEN enable pins.

Therefore, to ensure the lowest possible shutdown current, the read, write, and OSCEN voltages should be tied to either 0 V or 5 V.



Figure 18. Read and Write TTL Enable Voltage vs. Supply Current

### EVALUATION BOARD SCHEMATIC



Figure 19. AD9665ACPZ-32 Evaluation Board Schematic

### **OPERATION** PIN DESCRIPTIONS

#### Table 5.

| Table 5. |                   |                                                                                |
|----------|-------------------|--------------------------------------------------------------------------------|
| Pin No.  | Mnemonic          | Description                                                                    |
| 1        | W3DISN            | Negative Enable for Write Channel 3<br>(LVDS Mode Only).                       |
| 2        | W3DIS             | Positive Enable for Write Channel 3<br>(LVDS Mode), Enable (TTL Mode).         |
| 3, 4     | GND               | Ground.                                                                        |
| 5        | W2DISN            | Negative Enable for Write Channel 2<br>(LVDS Mode Only).                       |
| 6        | W2DIS             | Positive Enable for Write Channel 2<br>(LVDS Mode), Enable (TTL Mode).         |
| 7        | W1DISN            | Negative Enable for Write Channel 1<br>(LVDS Mode Only).                       |
| 8        | W1DIS             | Positive Enable for Write Channel 1<br>(LVDS Mode), Enable (TTL Mode).         |
| 9        | RDIS              | Enable for R Channel (TTL Only).                                               |
| 10       | V <sub>DD</sub>   | 5 V <u>Supp</u> ly and DC Logic Level<br>for RDIS and ENABLE.                  |
| 11       | V <sub>DD</sub>   | 5 V <u>Supp</u> ly and DC Logic Level<br>for RDIS and ENABLE.                  |
| 12       | W3SET             | Input for Write Channel 3 ( $R_{IN} = 200 \Omega$ ).                           |
| 13       | W2SET             | Input for Write Channel 2 ( $R_{IN} = 200 \Omega$ ).                           |
| 14       | W1SET             | Input for Write Channel 1 ( $R_{IN} = 200 \Omega$ ).                           |
| 15       | RSET              | Input for Read Channel ( $R_{IN} = 200 \Omega$ ).                              |
| 16       | ENABLE            | Chip Enable—Active High.                                                       |
| 17       | V <sub>DD</sub>   | Output Stage Supply, 5 V.                                                      |
| 18, 19   | LD2               | Output 2.                                                                      |
| 20       | GND               | Ground.                                                                        |
| 21, 22   | LD1               | Output 1.                                                                      |
| 23       | V <sub>DD</sub>   | Output Stage Supply, 5 V.                                                      |
| 24       | INS               | Logic mode select (0 = TTL, 1 = LVDS).                                         |
| 25       | A <sub>ADJ2</sub> | Amplitude Resistor Set for Oscillator 2.                                       |
| 26       | A <sub>ADJ1</sub> | Amplitude Resistor Set for Oscillator 1.                                       |
| 27       | F <sub>ADJ2</sub> | Frequency Resistor Set for Oscillator 2.                                       |
| 28       | F <sub>ADJ1</sub> | Frequency Resistor Set for Oscillator 1.                                       |
| 29       | OUTSEL            | Output Select (0 = LD2, 1 = LD1).                                              |
| 30       | OSCEN             | Oscillator Enable—Active High.                                                 |
| 31       | DNC               | Do not connect. Leave this pin floating with no external connection.           |
| 32       | V <sub>DD</sub>   | 5 V Supply and DC Logic Level for OSCEN.                                       |
| N/A      | EPAD              | Exposed Pad. When pulling a high current, attach heat sink on the exposed pad. |
|          |                   |                                                                                |

The logic signals, WxDIS, WxDISN, RDIS, ENABLE, INS, OUTSEL, and OSCEN, can be driven with pulsed sources or can be set to a steady state level with jumpers. For steady state operation, the logic levels for the WxDIS and WxDISN pins are set with voltages applied to the VDPOS and VDNEG pins on the evaluation board. For LVDS mode (INS = 1), VDPOS and VDNEG should be at a level greater than 50 mV and less than 2.45 V (0.050 V < VDPOS < 2.45 V and 0.05 V < VDNEG < 2.45 V), with the differential voltage greater than 100 mV and less than 600 mV. For TTL operation (INS = 0), VDPOS should be greater than 2.5 V and VDNEG should be less than 0.8 V. Under TTL operation, it may be convenient to put VDPOS at 5 V and VDNEG at 0 V. The pin labeled 5 V is the logic level for INS and OUTSEL.

The  $V_{DD}$  pins are connected together in the IC and can be connected to the same external supply. Although they are all connected internally, there must be a direct connection to each of these pins through their vector pins externally, which are also labeled  $V_{DD}$ .

A jumper set to the right side of a 3-lead connection applies the VDPOS voltage to the applicable pin on the IC. A jumper set to the left side of a 3-lead connection applies the VDNEG voltage.

Evaluation boards are shipped with 100  $\Omega$  termination resistors across the LVDS inputs and without 50  $\Omega$  resistors on the other logic traces. Resistors R5 and R8 can be connected between ground and the cathodes of Diode 1 and Diode 2, respectively. To monitor diode current with an oscilloscope, a 3.1  $\Omega$  resistor can be placed in each of these positions. The series 46.4  $\Omega$  resistors at R4 and R9 present a 50  $\Omega$  impedance to measurement equipment. This results in the oscilloscope displaying the diode current with a conversion factor of 1.558 mV/mA. If this capability is not desired, 0  $\Omega$ resistors can be installed in the R5 and R8 positions.

## **OUTLINE DIMENSIONS**



\*COMPLIANT TO JEDEC STANDARDS MO-220 WITH EXCEPTION TO PADDLE ORIENTATION. FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN DESCRIPTIONS SECTION OF THIS DATA SHEET.

> Figure 20. 32-Lead, Pad-Up, Lead Frame Chip Scale Package [LFCSP\_VQ] 5 mm × 5 mm Body, Very Thin Quad (CP-32-1) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                                       | Package Option |
|--------------------|-------------------|-----------------------------------------------------------|----------------|
| AD9665ACPZ-REEL    | –25°C to +85°C    | 32-Lead, Pad-Up, Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-1        |
| AD9665ACPZ-REEL7   | -25°C to +85°C    | 32-Lead, Pad-Up, Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-1        |

<sup>1</sup> Z = RoHS Compliant Part.

## NOTES

## NOTES



www.analog.com

©2010–2015 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D05269-0-9/15(F)

## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.: AD9665ACPZ-REEL AD9665ACPZ-REEL7